¸ñÂ÷/Â÷·Ê
µðÁöÅÐ µðÀÚÀÎ - 4ºñÆ® parity generator, 5ºñÆ® parity checker
1.even parity 4bit generator
ÀÔ·Â 4ºñÆ® µÚ¿¡ parity bit¸¦ ºÙ¿© 1ÀÇ °³¼ö¸¦ evenÀ¸·Î ¸¸µç´Ù.
(1) Áø¸®Ç¥
(2)Boolean funtion
P=wxyz
(3)karno map
(4)schematic diagram
(5)verilog HDL code
(6)compile log analysis
ȸ·Î¿¡ ´ëÇØ °£·«ÇÑ ÇÕ¼º°á°ú¸¦ ¾Ë¼öÀÖ´Ù.
Compilation Report¸¦ ÅëÇØ ¼³°èÇÑ È¸·Î¿¡ ´ëÇÑ Á¤º¸¸¦ º¼ ¼ö ÀÖ´Ù.
tpd(time path delay) Á¤º¸¸¦ ÅëÇØ inputÀ¸·ÎºÎÅÍ output±îÁöÀÇ path delay Á¤º¸¸¦ È®ÀÎÇÒ¼ö ÀÖ´Ù.
worst case tpdµµ È®ÀÎ ÇÒ¼ö ÀÖ´Ù.
RTL Viewer¸¦ ÅëÇØ µðÀÚÀÎÇÑ È¸·ÎÀÇ Schematic dagramÀ» º¼¼öÀÖ´Ù.
(7)simulat...
º»¹®/³»¿ë
µðÁöÅÐ µðÀÚÀÎ - 4ºñÆ® parity generator, 5ºñÆ® parity checker
1.even parity 4bit generator
ÀÔ·Â 4ºñÆ® µÚ¿¡ parity bit¸¦ ºÙ¿© 1ÀÇ °³¼ö¸¦ evenÀ¸·Î ¸¸µç´Ù.
(1) Áø¸®Ç¥
(2)Boolean funtion
P=wxyz
(3)karno map
(4)schematic diagram
(5)verilog HDL code
(6)compile log analysis
ȸ·Î¿¡ ´ëÇØ °£·«ÇÑ ÇÕ¼º°á°ú¸¦ ¾Ë¼öÀÖ´Ù.
Compilation Report¸¦ ÅëÇØ ¼³°èÇÑ È¸·Î¿¡ ´ëÇÑ Á¤º¸¸¦ º¼ ¼ö ÀÖ´Ù.
tpd(time path delay) Á¤º¸¸¦ ÅëÇØ inputÀ¸·ÎºÎÅÍ output±îÁöÀÇ path delay Á¤º¸¸¦ È®ÀÎÇÒ¼ö ÀÖ´Ù.
worst case tpdµµ È®ÀÎ ÇÒ¼ö ÀÖ´Ù.
RTL Viewer¸¦ ÅëÇØ µðÀÚÀÎÇÑ È¸·ÎÀÇ Schematic dagramÀ» º¼¼öÀÖ´Ù.
(7)simulate and analyze the results
½Ã¹Ä·¹ÀÌ¼Ç ÇѰÍÀ» Áø¸®Ç¥¿Í ºñ±³ÇÑ °á°ú °°¾Ò´Ù.
2.even parity 5bit checker
1ÀÇ °³¼ö¸¦ ÀÌ¿ëÇÏ¿© parity error¸¦ check
(1) Áø¸®Ç¥
(2)Boolean funtion
C=wxyzP
(3)karno map
¨çP°¡ 0À϶§ÀÇ K-map ¨èP°¡ 1À϶§ÀÇ K-map
(4)schematic diagram
(5)verilog HDL code
(6)compile log analysis
ȸ·Î¿¡ ´ëÇØ °£·«ÇÑ ÇÕ¼º°á¡¦(»ý·«)