·Î±×ÀÎ
 
ȸ¿ø°¡ÀÔ
ÆÄÆ®³Ê½º
ÀÚ·áµî·Ï
Àå¹Ù±¸´Ï
´Ù½Ã¹Þ±â
ÄÚÀÎÃæÀü
·¹Æ÷Æ®
/¼Æò
/½Ç½À
ÀÏÁö
¹æ¼ÛÅë½Å
°úÁ¦¹°
¹æÅë´ë
ÀÚ¼Ò¼
/¸éÁ¢
/Çо÷
°èȹ¼
ÀÚ°ÝÁõ/
½ÃÇè
/¼½Ä
/±âŸ
¢¸
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
º» ¹®¼ÀÇ
¹Ì¸®º¸±â´Â
15 Pg ±îÁö¸¸
°¡´ÉÇÕ´Ï´Ù.
¢º
Ŭ¸¯ : Å©°Ôº¸±â
1
2
3
4
5
6
7
8
9
10
º» ¹®¼ÀÇ
(Å« À̹ÌÁö)
¹Ì¸®º¸±â´Â
10 Page ±îÁö¸¸
°¡´ÉÇÕ´Ï´Ù.
  ´õºíŬ¸¯ : ´Ý±â
X ´Ý±â
Á¿ìÀ̵¿ : µå·¡±×
[°øÇÐ] System On Chip ¼³°è ¹× ÀÀ¿ë - ½Ã°è + ½ºÅ¾¿öÄ¡ + ½Ã°£¼³Á¤ + ¾Ë¶÷¼³Á¤ ±¸Çö
·¹Æ÷Æ®
>
°øÇбâ¼ú
ÀÎ ¼â
¹Ù·Î°¡±â
Áñ°Üã±â
Űº¸µå¸¦ ´·¯ÁÖ¼¼¿ä
( Ctrl + D )
¸µÅ©º¹»ç
¸µÅ©ÁÖ¼Ò°¡ º¹»ç µÇ¾ú½À´Ï´Ù.
¿øÇÏ´Â °÷¿¡ ºÙÇô³Ö±â Çϼ¼¿ä
( Ctrl + V )
¿ÜºÎ°øÀ¯
ÆÄÀÏ
[°øÇÐ] System On Chip ¼³°è ¹× ÀÀ¿ë - ½Ã°è + ½ºÅ¾¿ö~.hwp
 
[Size : 1 Mbyte ]
ºÐ·®  
47
Page
°¡°Ý 
3,000
¿ø
×
¸µÅ© ÁÖ¼Ò°¡ º¹»çµÇ¾ú½À´Ï´Ù.
¿øÇÏ´Â °÷¿¡ ºÙÇô³Ö±â Çϼ¼¿ä
īƮ
´Ù¿î
¹Þ±â
³×À̹ö ID·Î
´Ù¿î ¹Þ±â
īī¿À ID·Î
´Ù¿î ¹Þ±â
±¸±Û ID·Î
´Ù¿î ¹Þ±â
ÆäÀ̽ººÏ
ID·Î
´Ù¿î ¹Þ±â
µÚ·Î
¸ñÂ÷/Â÷·Ê
ÃÖÁ¾ ÇÁ·ÎÁ§Æ®
Digital Clock ¼³°è
``
1. ½Ã°è ºí·Ïµµ(1page)
2. VHDL ¼Ò½º ¼³¸í(2~42page)
¨ç easy_clock.vhd
¨è clock.vhd
¨é stopwatch.vhd
¨ê setclock.vhd
¨ë setalarm.vhd
¨ì alarm_dot.vhd
¨ì seven_seg.vhd
3. µ¿ÀÛ¹æ¹ý(43page)
4. µ¿ÀÛ°á°ú
5. °í Âû
½Ã°è + ½ºÅ¾¿öÄ¡ + ½Ã°£¼³Á¤ + ¾Ë¶÷¼³Á¤ ±¸Çö!!
1. ½Ã°è ºí·Ïµµ
Clock
Stopwatch
Seven_SEG
SetClock
SetAlarm
CLK_IN
RESET
SWITCH
put
Alarm_DOT
DOT
matrix
bintoseg
LED
7 Segment
index
2. VHDL ¼Ò½º ¼³¸í
¨ç easy_c...
º»¹®/³»¿ë
ÃÖÁ¾ ÇÁ·ÎÁ§Æ®
Digital Clock ¼³°è
`¸ñ Â÷`
1. ½Ã°è ºí·Ïµµ(1page)
2. VHDL ¼Ò½º ¼³¸í(2~42page)
¨ç easy_clock.vhd
¨è clock.vhd
¨é stopwatch.vhd
¨ê setclock.vhd
¨ë setalarm.vhd
¨ì alarm_dot.vhd
¨ì seven_seg.vhd
3. µ¿ÀÛ¹æ¹ý(43page)
4. µ¿ÀÛ°á°ú
5. °í Âû
½Ã°è + ½ºÅ¾¿öÄ¡ + ½Ã°£¼³Á¤ + ¾Ë¶÷¼³Á¤ ±¸Çö!!
1. ½Ã°è ºí·Ïµµ
Clock
Stopwatch
Seven_SEG
SetClock
SetAlarm
CLK_IN
RESET
SWITCH
put
Alarm_DOT
DOT
matrix
bintoseg
LED
7 Segment
index
2. VHDL ¼Ò½º ¼³¸í
¨ç easy_clock.vhd
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
entity easy_clock is
port (
clk_in : in std_logic;
resetn : in std_logic;
switch : in std_logic_vector(8 downto 0); //¼ýÀÚswitch ÀÔ·Â º¤ÅÍ·Î ¼±¾ð(1~9)
led_out : out std_logic_vector(7 downto 0);
dot_col_reg : out std_logic_vector(9 downto 0); //dot matrix ÀÇ ¿ º¤ÅÍ·Î ¼±¡¦(»ý·«)
(º¸°üµÈ ÀÚ·á°¡ ¾ø½À´Ï´Ù)
📝 Regist Info
I D : leew*****
Date
: 2014-03-31
FileNo
: 14033136
Cart